404

[ Avaa Bypassed ]




Upload:

Command:

botdev@18.218.137.145: ~ $
/*
 * Copyright (c) 2015 NVIDIA Corporation. All rights reserved.
 *
 * Permission is hereby granted, free of charge, to any person obtaining a
 * copy of this software and associated documentation files (the "Software"),
 * to deal in the Software without restriction, including without limitation
 * the rights to use, copy, modify, merge, publish, distribute, sub license,
 * and/or sell copies of the Software, and to permit persons to whom the
 * Software is furnished to do so, subject to the following conditions:
 *
 * The above copyright notice and this permission notice (including the
 * next paragraph) shall be included in all copies or substantial portions
 * of the Software.
 *
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
 * DEALINGS IN THE SOFTWARE.
 */

#ifndef DRM_SCDC_HELPER_H
#define DRM_SCDC_HELPER_H

#include <linux/i2c.h>
#include <linux/types.h>

#define SCDC_SINK_VERSION 0x01

#define SCDC_SOURCE_VERSION 0x02

#define SCDC_UPDATE_0 0x10
#define  SCDC_READ_REQUEST_TEST (1 << 2)
#define  SCDC_CED_UPDATE (1 << 1)
#define  SCDC_STATUS_UPDATE (1 << 0)

#define SCDC_UPDATE_1 0x11

#define SCDC_TMDS_CONFIG 0x20
#define  SCDC_TMDS_BIT_CLOCK_RATIO_BY_40 (1 << 1)
#define  SCDC_TMDS_BIT_CLOCK_RATIO_BY_10 (0 << 1)
#define  SCDC_SCRAMBLING_ENABLE (1 << 0)

#define SCDC_SCRAMBLER_STATUS 0x21
#define  SCDC_SCRAMBLING_STATUS (1 << 0)

#define SCDC_CONFIG_0 0x30
#define  SCDC_READ_REQUEST_ENABLE (1 << 0)

#define SCDC_STATUS_FLAGS_0 0x40
#define  SCDC_CH2_LOCK (1 < 3)
#define  SCDC_CH1_LOCK (1 < 2)
#define  SCDC_CH0_LOCK (1 < 1)
#define  SCDC_CH_LOCK_MASK (SCDC_CH2_LOCK | SCDC_CH1_LOCK | SCDC_CH0_LOCK)
#define  SCDC_CLOCK_DETECT (1 << 0)

#define SCDC_STATUS_FLAGS_1 0x41

#define SCDC_ERR_DET_0_L 0x50
#define SCDC_ERR_DET_0_H 0x51
#define SCDC_ERR_DET_1_L 0x52
#define SCDC_ERR_DET_1_H 0x53
#define SCDC_ERR_DET_2_L 0x54
#define SCDC_ERR_DET_2_H 0x55
#define  SCDC_CHANNEL_VALID (1 << 7)

#define SCDC_ERR_DET_CHECKSUM 0x56

#define SCDC_TEST_CONFIG_0 0xc0
#define  SCDC_TEST_READ_REQUEST (1 << 7)
#define  SCDC_TEST_READ_REQUEST_DELAY(x) ((x) & 0x7f)

#define SCDC_MANUFACTURER_IEEE_OUI 0xd0
#define SCDC_MANUFACTURER_IEEE_OUI_SIZE 3

#define SCDC_DEVICE_ID 0xd3
#define SCDC_DEVICE_ID_SIZE 8

#define SCDC_DEVICE_HARDWARE_REVISION 0xdb
#define  SCDC_GET_DEVICE_HARDWARE_REVISION_MAJOR(x) (((x) >> 4) & 0xf)
#define  SCDC_GET_DEVICE_HARDWARE_REVISION_MINOR(x) (((x) >> 0) & 0xf)

#define SCDC_DEVICE_SOFTWARE_MAJOR_REVISION 0xdc
#define SCDC_DEVICE_SOFTWARE_MINOR_REVISION 0xdd

#define SCDC_MANUFACTURER_SPECIFIC 0xde
#define SCDC_MANUFACTURER_SPECIFIC_SIZE 34

ssize_t drm_scdc_read(struct i2c_adapter *adapter, u8 offset, void *buffer,
		      size_t size);
ssize_t drm_scdc_write(struct i2c_adapter *adapter, u8 offset,
		       const void *buffer, size_t size);

/**
 * drm_scdc_readb - read a single byte from SCDC
 * @adapter: I2C adapter
 * @offset: offset of register to read
 * @value: return location for the register value
 *
 * Reads a single byte from SCDC. This is a convenience wrapper around the
 * drm_scdc_read() function.
 *
 * Returns:
 * 0 on success or a negative error code on failure.
 */
static inline int drm_scdc_readb(struct i2c_adapter *adapter, u8 offset,
				 u8 *value)
{
	return drm_scdc_read(adapter, offset, value, sizeof(*value));
}

/**
 * drm_scdc_writeb - write a single byte to SCDC
 * @adapter: I2C adapter
 * @offset: offset of register to read
 * @value: return location for the register value
 *
 * Writes a single byte to SCDC. This is a convenience wrapper around the
 * drm_scdc_write() function.
 *
 * Returns:
 * 0 on success or a negative error code on failure.
 */
static inline int drm_scdc_writeb(struct i2c_adapter *adapter, u8 offset,
				  u8 value)
{
	return drm_scdc_write(adapter, offset, &value, sizeof(value));
}

bool drm_scdc_get_scrambling_status(struct i2c_adapter *adapter);

bool drm_scdc_set_scrambling(struct i2c_adapter *adapter, bool enable);
bool drm_scdc_set_high_tmds_clock_ratio(struct i2c_adapter *adapter, bool set);
#endif

Filemanager

Name Type Size Permission Actions
bridge Folder 0755
i2c Folder 0755
tinydrm Folder 0755
ttm Folder 0755
amd_asic_type.h File 1.54 KB 0644
ati_pcigart.h File 731 B 0644
drmP.h File 10.84 KB 0644
drm_agpsupport.h File 3.81 KB 0644
drm_atomic.h File 30.49 KB 0644
drm_atomic_helper.h File 10.7 KB 0644
drm_auth.h File 3.4 KB 0644
drm_blend.h File 2.05 KB 0644
drm_bridge.h File 10.06 KB 0644
drm_cache.h File 2.81 KB 0644
drm_color_mgmt.h File 1.55 KB 0644
drm_connector.h File 34.96 KB 0644
drm_crtc.h File 32.42 KB 0644
drm_crtc_helper.h File 3.27 KB 0644
drm_debugfs.h File 3.36 KB 0644
drm_debugfs_crc.h File 2.66 KB 0644
drm_device.h File 5.58 KB 0644
drm_displayid.h File 3.24 KB 0644
drm_dp_dual_mode_helper.h File 4.43 KB 0644
drm_dp_helper.h File 44.09 KB 0644
drm_dp_mst_helper.h File 16.83 KB 0644
drm_drv.h File 20.51 KB 0644
drm_edid.h File 15.33 KB 0644
drm_encoder.h File 7.99 KB 0644
drm_encoder_slave.h File 6.46 KB 0644
drm_fb_cma_helper.h File 1.38 KB 0644
drm_fb_helper.h File 14.95 KB 0644
drm_file.h File 10.59 KB 0644
drm_fixed.h File 4.71 KB 0644
drm_flip_work.h File 3.01 KB 0644
drm_fourcc.h File 2.85 KB 0644
drm_framebuffer.h File 9.86 KB 0644
drm_gem.h File 9.83 KB 0644
drm_gem_cma_helper.h File 3.41 KB 0644
drm_gem_framebuffer_helper.h File 1.17 KB 0644
drm_global.h File 1.94 KB 0644
drm_hashtab.h File 3.01 KB 0644
drm_ioctl.h File 6.26 KB 0644
drm_irq.h File 1.29 KB 0644
drm_lease.h File 1.43 KB 0644
drm_legacy.h File 6.77 KB 0644
drm_mipi_dsi.h File 10.08 KB 0644
drm_mm.h File 16.48 KB 0644
drm_mode_config.h File 25.93 KB 0644
drm_mode_object.h File 5.77 KB 0644
drm_modes.h File 17.8 KB 0644
drm_modeset_helper.h File 1.57 KB 0644
drm_modeset_helper_vtables.h File 48.62 KB 0644
drm_modeset_lock.h File 4.02 KB 0644
drm_of.h File 3.17 KB 0644
drm_os_linux.h File 2.04 KB 0644
drm_panel.h File 7.03 KB 0644
drm_pci.h File 2.45 KB 0644
drm_pciids.h File 66.48 KB 0644
drm_plane.h File 20.38 KB 0644
drm_plane_helper.h File 3.2 KB 0644
drm_prime.h File 3.06 KB 0644
drm_print.h File 3.58 KB 0644
drm_property.h File 12.03 KB 0644
drm_rect.h File 5.87 KB 0644
drm_scdc_helper.h File 4.34 KB 0644
drm_simple_kms_helper.h File 3.99 KB 0644
drm_syncobj.h File 4.13 KB 0644
drm_sysfs.h File 287 B 0644
drm_vblank.h File 7.23 KB 0644
drm_vma_manager.h File 7.65 KB 0644
gma_drm.h File 1.01 KB 0644
i915_component.h File 4.11 KB 0644
i915_drm.h File 3.47 KB 0644
i915_pciids.h File 15.55 KB 0644
intel-gtt.h File 987 B 0644
intel_lpe_audio.h File 1.72 KB 0644